

# **BASIC MIPS IMPLEMENT**



KHOA CÔNG NGHỆ THÔNG TIN TRƯỜNG ĐẠI HỌC KHOA HỌC TỰ NHIỀN





#### **PREREQUITES**

☐ Install Procsim software already



#### REMIND

- Inside a CPU
- ☐ MIPS-32 bits operations



#### REMIND

- Control Unit
- Datapath
  - □ ALU (Arithmetic Logical Unit)
  - Registers

#### Central processing unit (CPU)





#### REMIND

- ALU read operand from register or load from memory
- ALU executes the operation which the CU directed
- Store the result in memory or write back to the register



The data path of a typical Von Neumann machine



## What will you learn?

- Processor Implementation Styles
- Abstract view of MIPS subset
- Building Datapath
- ALU Control
- Control Unit

- Design Main Control Unit
- Multi-cycle approach
- Pipelined approach (additional)



## **Processor Implementation Styles**

- ☐ Single Cycle
- Multi-cycle
- Pipelining



## Single Cycle approach

- Execute each instruction in 1 clock cycle
- The clock cycle must have the same length for every instruction
- ☐ Therefore, the clock cycle equal to the longest possible path in the processor
- → Inefficient



#### Abstract view of MIPS subset





#### **MIPS Instructions Format**

| Name       | Fields |        |         |                    | Comments  |        |                                    |
|------------|--------|--------|---------|--------------------|-----------|--------|------------------------------------|
| Filed size | 6 bits | 5 bits | 5 bits  | 5 bits             | 5 bits    | 6 bits | All MIPS instruction 32 bits       |
| R-format   | ор     | rs     | rt      | rd                 | sham<br>t | funct  | Arithmetic instruction format      |
| I-format   | ор     | rs     | rt      | Address/ immediate |           |        | Transfer, branch, immediate format |
| J-format   | ор     | Target | address | <b>i</b>           |           |        | Jump instruction format            |



## **Building Datapath**

- ☐ A unit used to operate or hold data in the processor.
- □ In the MIPS implementation, the Datapath includes the instruction and data memories, the register files, the ALU, and the adders



## Building Datapath: R-format





### Building Datapath: I-format: Iw, sw





# Building Datapath: I,J-format: beq, j





## Building Datapath: R,I,J-format





#### fit@hcmus

#### **Control Unit**

ALU receives the directives from the control unit (ALU Control)





RegWrite

**AlLUSrc** 

**PCSrc** 

MemRead

MemWrite

# Control Unit: Control Signal

| fit@hcmus   | Control Offic. Control Signal |                      |  |  |  |  |
|-------------|-------------------------------|----------------------|--|--|--|--|
| Signal Name | Effect when desserted         | Effect when asserted |  |  |  |  |
|             |                               |                      |  |  |  |  |

The register destination number for the

The register destination number for the Write-Write register comes from the rd field (bits 15-11)

RegDst

register comes from the rt field (bits 20-16)

None

The second ALU operand comes from the

second register file output (Read data 2)

The PC is replaced by the output of the adder

that computes the value of PC + 4

None

None

The value fed to the register Write data input MemtoReg comes from the ALU

Data memory contents designated by the address input are put on the first Read-data output

The PC is replaced by the output of the adder that

bits of the instruction

from the data memory

compute the branch target

Data memory contents designated by the address input are replaced by the value of the Write-data input

The second ALU operand is the sign-extended, lower 16

The value fed to the register Write-data input comes



## Multi-cycle Approach

- □ Break up the instruction cycle to multiple step (perform 1 step/ clock cycle)
- Allow different instructions to be executed in different number of cycles
- □ Reuse expensive hardware on multiple cycles (ALU, memory)
- → Only one instruction can be executed at the same time



# Multi-cycle Approach: Execute FSM





# Multi-cycle: Complete Controller FSM

**Execute** 

Memory access

Write Back





#### SIMULATE MIPS R2000 PROCESSOR

Please watch the video besides





# Pipelining: (modern approach)

- Multiple instructions are overlapped in execution
- Fixed the number of clock cycles/ instruction
- Advantage
  - The cycle time of the processor is reduced.
  - It increases the throughput of the system
  - It makes the system reliable.
- Disadvantage
  - The design of pipelined processor is complex and costly to manufacture.
  - The instruction latency is more

